Example: confidence

14-Bit, 3 GSPS, JESD204B, Dual Analog-to-Digital Converter ...

14-Bit, 3 GSPS, JESD204B, dual Analog-to-Digital Converter data sheet ad9208 . FEATURES 2 integrated, wideband digital processors per channel JESD204B (Subclass 1) coded serial digital outputs 48-bit NCO. Support for lane rates up to 16 Gbps per lane 4 cascaded half-band filters W total power per channel at 3 GSPS (default settings) Phase coherent NCO switching Performance at 2 dBFS amplitude, GHz input Up to 4 channels available SFDR = 70 dBFS Serial port control SNR = dBFS Integer clock with divide by 2 and divide by 4 options Performance at 9 dBFS amplitude, GHz input Flexible JESD204B lane configurations SFDR = 78 dBFS On-chip dither SNR = dBFS APPLICATIONS. Integrated input buffer Diversity multiband and multimode digital receivers Noise density = 152 dBFS/Hz 3G/4G, TD-SCDMA, W-CDMA, and GSM, LTE, LTE-A.

AD9208 Data Sheet Rev. 0 | Page 4 of 136 GENERAL DESCRIPTION The AD9208 is a dual, 14-bit, 3 GSPS analog-to-digital converter (ADC). The device has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications

Tags:

  Sheet, Data, Converter, Analog, Digital, Dual, Ad9208, Dual analog to digital converter, To digital converter, Ad9208 data sheet

Information

Domain:

Source:

Link to this page:

Please notify us if you found a problem with this document:

Other abuse

Transcription of 14-Bit, 3 GSPS, JESD204B, Dual Analog-to-Digital Converter ...

1 14-Bit, 3 GSPS, JESD204B, dual Analog-to-Digital Converter data sheet ad9208 . FEATURES 2 integrated, wideband digital processors per channel JESD204B (Subclass 1) coded serial digital outputs 48-bit NCO. Support for lane rates up to 16 Gbps per lane 4 cascaded half-band filters W total power per channel at 3 GSPS (default settings) Phase coherent NCO switching Performance at 2 dBFS amplitude, GHz input Up to 4 channels available SFDR = 70 dBFS Serial port control SNR = dBFS Integer clock with divide by 2 and divide by 4 options Performance at 9 dBFS amplitude, GHz input Flexible JESD204B lane configurations SFDR = 78 dBFS On-chip dither SNR = dBFS APPLICATIONS. Integrated input buffer Diversity multiband and multimode digital receivers Noise density = 152 dBFS/Hz 3G/4G, TD-SCDMA, W-CDMA, and GSM, LTE, LTE-A.

2 V, V, and V dc supply operation Electronic test and measurement systems 9 GHz analog input full power bandwidth ( 3 dB). Phased array radar and electronic warfare Amplitude detect bits for efficient AGC implementation DOCSIS CMTS upstream receive paths HFC digital reverse path receivers FUNCTIONAL BLOCK DIAGRAM. AVDD1 AVDD2 AVDD3 AVDD1_SR DVDD DRVDD1 DRVDD2 SPIVDD. ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ). BUFFER. VIN+A ADC 14. VIN A CORE. PROGRAMMABLE. CROSSBAR MUX. CROSSBAR MUX. digital DOWN- SERDOUT0 . Converter SERDOUT1 . FIR FILTER. JESD204B SERDOUT2 . FAST SIGNAL LINK 8. DETECT MONITOR AND SERDOUT3 . Tx SERDOUT4 . digital DOWN- OUTPUTS SERDOUT5 . Converter SERDOUT6 . VIN+B ADC 14 SERDOUT7 . VIN B CORE. BUFFER.

3 VREF. SYNCINB . PDWN/STBY. JESD204B. SUBCLASS 1 CLOCK FD_A/GPIO_A0. SYSREF DISTRIBUTION. CONTROL GPIO_A1. CLK+ GPIO MUX. FD_B/GPIO_B0. SPI AND. CONTROL GPIO_B1. REGISTERS. CLK 2. 4 ad9208 . 15547-001. AGND SDIO SCLK CSB DRGND DGND. Figure 1. Rev. 0 Document Feedback Information furnished by analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No One Technology Way, Box 9106, Norwood, MA 02062-9106, license is granted by implication or otherwise under any patent or patent rights of analog Devices.

4 Tel: 2017 analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. Technical Support ad9208 data sheet TABLE OF CONTENTS. Features .. 1 DDC Complex to Real Conversion .. 57 Applications .. 1 DDC Mixed Decimation Settings .. 58 Functional Block Diagram .. 1 DDC Example Configurations .. 59 Revision History .. 3 DDC Power Consumption .. 63 General Description .. 4 Signal Monitor .. 64 5 SPORT over JESD204B .. 65 DC Specifications .. 5 digital Outputs .. 67 AC 6 Introduction to the JESD204B Interface .. 67 digital Specifications .. 7 JESD204B Overview .. 67 Switching Specifications .. 9 Functional Overview .. 68 Timing Specifications .. 10 JESD204B Link Establishment.

5 68 Absolute Maximum 12 Physical Layer (Driver) Outputs .. 70 Thermal Resistance .. 12 fS 4 Mode .. 71 ESD Caution .. 12 Setting Up the ad9208 digital interface .. 72 Pin Configuration and Function Descriptions .. 13 Deterministic 78 Typical Performance Characteristics .. 16 Subclass 0 78 Equivalent Circuits .. 22 Subclass 1 78 Theory of Operation .. 24 Multichip 80 ADC Architecture .. 24 Normal 80 analog Input 24 Timestamp Mode .. 80 Voltage Reference .. 28 SYSREF Input .. 82 DC Offset Calibration .. 29 SYSREF Setup/Hold Window Monitor .. 84 Clock Input Considerations .. 29 Latency .. 86 Power-Down/Standby 31 End to End Total Latency .. 86 Temperature Diode .. 31 Example Latency 86 ADC Overrange and Fast Detect.

6 33 LMFC Referenced 86 ADC Overrange .. 33 Test Modes .. 88 Fast Threshold Detection (FD_A and FD_B) .. 33 ADC Test Modes .. 88 ADC Application Modes and JESD204B Tx Converter Mapping JESD204B Block Test Modes .. 89 .. 34 Serial Port Interface .. 91 Programmable FIR filters .. 36 Configuration Using the SPI .. 91 Supported 36 Hardware 91 Programming Instructions .. 38 SPI Accessible Features .. 91 digital Downconverter (DDC) .. 40 Memory Map .. 92 DDC I/Q Input Selection .. 40 Reading the Memory Map Register 92 DDC I/Q Output Selection .. 40 Memory Map Register Details .. 93 DDC General Description .. 40 Applications Information .. 134 DDC Frequency Translation .. 43 Power Supply 134 DDC Decimation 51 Layout 135 DDC Gain Stage.

7 57 AVDD1_SR (Pin E7) and AGND (Pin E6 and Pin E8) .. 135 Rev. 0 | Page 2 of 136. data sheet ad9208 . Outline Dimensions .. 136 Ordering Guide .. 136 REVISION HISTORY. 4/2017 Revision 0: Initial Version Rev. 0 | Page 3 of 136. ad9208 data sheet GENERAL DESCRIPTION. The ad9208 is a dual , 14-bit, 3 GSPS Analog-to-Digital Converter capability. The signal monitoring block provides additional (ADC). The device has an on-chip buffer and a sample-and- information about the signal being digitized by the ADC. hold circuit designed for low power, small size, and ease of use. The user can configure the Subclasss 1 JESD204B-based high This product is designed to support communications applications speed serialized output in a variety of one-lane, two-lane, four- capable of direct sampling wide bandwidth analog signals of up lane, and eight-lane configurations, depending on the DDC.

8 To 5 GHz. The 3 dB bandwidth of the ADC input is 9 GHz. configuration and the acceptable lane rate of the receiving logic The ad9208 is optimized for wide input bandwidth, high sampling device. Multidevice synchronization is supported through the rate, excellent linearity, and low power in a small package. SYSREF and SYNCINB input pins. The dual ADC cores feature a multistage, differential pipelined The ad9208 has flexible power-down options that allow architecture with integrated output error correction logic. Each significant power savings when desired. All of these features can ADC features wide bandwidth inputs supporting a variety of be programmed using a 3-wire serial port interface (SPI). user-selectable input ranges.

9 An integrated voltage reference eases design considerations. The analog input and clock signals The ad9208 is available in a Pb-free, 196-ball BGA, specified are differential inputs. The ADC data outputs are internally over the 40 C to +85 C ambient temperature range. This connected to four digital downconverters (DDCs) through a product is protected by a patent. crossbar mux. Each DDC consists of up to five cascaded signal Note that throughout this data sheet , multifunction pins, such processing stages: a 48-bit frequency translator (numerically as FD_A/GPIO_A0, are referred to either by the entire pin controlled oscillator (NCO)), and up to four half-band decimation name or by a single function of the pin, for example, FD_A, filters.

10 The NCO has the option to select preset bands over the when only that function is relevant. general-purpose input/output (GPIO) pins, which enables the PRODUCT HIGHLIGHTS. selection of up to three bands. Operation of the ad9208 between the DDC modes is selectable via SPI-programmable profiles. 1. Wide, input 3 dB bandwidth of 9 GHz supports direct radio frequency (RF) sampling of signals up to about 5 GHz. In addition to the DDC blocks, the ad9208 has several functions 2. Four integrated, wideband decimation filter and NCO. that simplify the automatic gain control (AGC) function in a blocks supporting multiband receivers. communications receiver. The programmable threshold detector 3. Fast NCO switching enabled through the GPIO pins.